#### Introduction to Computer Organization - Fall 2023

# Lab 6

Due: @11:55 PM, Wednesday October 11th

The following assignment is intended to be completed during your assigned lab period. One member of your group must submit the assignment to Gradescope by the posted deadline and indicate your group members when submitting the assignment. **Each group member must be present during the scheduled lab period in order to receive credit.** 

#### Group names and uniqnames

| Pod Member Name    | Uniqname |
|--------------------|----------|
| Therron Montgomery | therronm |
| Yuhan Zhang        | zyuhan   |
| Yuzhen chen        | yuzhech  |
|                    |          |

For each of the following problems, one person should act as the "scribe" and log the discussions of the group. You should rotate who is the scribe for each problem and indicate in the given space.

For this lab, please also time how long it takes your group to finish the problem.

| Problem # | Point Value | Scribe Name | Time Taken (minutes) |
|-----------|-------------|-------------|----------------------|
| 1         | 15          |             |                      |
| 2         | 15          |             |                      |
| 3         | 20          |             |                      |

### Problem 1 (15 points): Single-Cycle vs Multi-Cycle Datapath

Consider the multi-cycle and single-cycle datapath from lecture with the following delays:

Read memory 4 ns
Write memory 4 ns
Read register file 3 ns
Write register file 3.5 ns
ALU 2.5 ns
All other operations 0 ns

a) What is the minimum clock period for the single-cycle processor? (2 points)



= 8 + 3 + 6 = 1 ns.
b) What is the minimum clock period for the multi-cycle processor? (2 points)



Consider the following benchmark of 100 instructions. (Ignore the halt instruction.)

| Benchmark 1 | (100 instructions) |        |
|-------------|--------------------|--------|
| ADD/NOR     | 15 %               | Itxx   |
| LW          | 60 %               | 60 X 5 |
| sw          | 10 %               | 1044   |
| BEQ         | 10 %               | (0 × Y |
| NOOP        | 5 % Z              | 5×2.   |
| JALR        | 0 %                |        |

c) What is the execution time of this benchmark on the single-cycle processor? (2 points)



d) What is the execution time of this benchmark on the multi-cycle processor? (2 points)

15×

Cycles per Instruction (CPI) is a metric which tells how many cycles are required on average per instruction. As the name suggests it is computed by following formula:

CPI = Number of clocks required for benchmark / Number of instructions executed in the benchmark

e) What is the CPI of this benchmark on a single-cycle processor? (1 point)

I

f) What is the CPI of this benchmark on a multi-cycle processor? (2 points)

$$= 0.6 + 3 + 0.4 + 0.4 + 0.1 = 4.5$$
  
Similarly, we can calculate the average execution time per instruction (TPI) either from the

Similarly, we can calculate the average execution time per instruction (TPI) either from the instruction count and execution time, or from the CPI and clock period.

g) What are the 2 formulas? What are the TPIs for the single and multi-cycle processors on this benchmark? (2 points)

Captor

h) Come up with a new benchmark which has lower execution time on the multi-cycle datapath compared to the single-cycle datapath. It can have only the instructions shown in the table below. Fill in the distribution of instructions in this new benchmark. (There are multiple solutions to this problem. You are supposed to come up with any one of them).

(2 points)

|             | <u> </u>           |
|-------------|--------------------|
| Benchmark 2 | (100 instructions) |
| ADD/NOR     | % 4                |
| LW          | -15- % AK#         |
| SW          | % 4                |
| BEQ         | % 4                |

| Other | 0 % |
|-------|-----|
|-------|-----|

## Problem 2 (15 points). A Single New LC-2K Instruction

Extend the LC2K single-cycle datapath shown below to support a new R-type instruction:

```
[destReg] = memory[ 2* [regB] ]
```

You can add exactly one 2:1 mux. We will call this mux H. Draw legibly.



A. Specify the input and output connections to the new **mux H** in your modified datapath:

| Input 0    | Input 1    | Output is connected to: |
|------------|------------|-------------------------|
| Value of A | Value of B | Imputo of ALU.          |

B. Determine the control signals for the new instruction. (H is new mux H's select signal)

| Control<br>Bits: | А | В | С | D | Е | F | G | Н |
|------------------|---|---|---|---|---|---|---|---|
|                  | 1 | D | [ | / | D | / | D | / |

Datapath reference:

MUX: Setting control to 0 selects the uppermost signal.

ALU: Set control to 0 for add, 1 for nor

Memory: Set control to 0 for read, and 1 for write.

#### Problem 3 (20 points): Negated Load

A new instruction is proposed to replace noop instruction in LC2K. The goal of this instruction is to load the negated 2's complement value of the data in the memory. Following is the format of this new instruction:



To support this new instruction, The above multicycle datapath needs to be modified.

| PC<br>(en) | MUX<br>(addr) | MEM<br>(en) | MEM<br>(r/w) | IR (en) | MUX<br>(dest) | MUX<br>(rdata) | Reg<br>(write<br>en) | MUX<br>(alu1) | MUX<br>(alu2) | ALU<br>(op) |  |
|------------|---------------|-------------|--------------|---------|---------------|----------------|----------------------|---------------|---------------|-------------|--|
| 0          | 0             | 1           | 0            | 1       | х             | X              | 0                    | 0             | 01            | 0           |  |
| 1          | Х             | 0           | Х            | 0       | Х             | Х              | 0                    | х             | XX            | х           |  |
| 0          | Х             | 0           | Х            | 0       | X             | ×              | 10                   | 01            | N             | D           |  |
| 0          | 1             | *           | 0            | 0       | Х             | Х              | 0                    | XX            | 24            | ×           |  |
| 0          | X             | 0           | ×            | 0       | Х             | X              | 0                    | 10            | 10            | 1           |  |
| 0          | Х             | 0           | Х            | 0       | X             | X              | Ð                    | (I)           | 0             | 0           |  |
| 0          | Х             | 0           | Х            | 0       | Ŋ             | 7              | 1                    | XX            | XX            | ×           |  |

a) To support nlw instruction, you can **only modify the MUXes** (and add any necessary connections to them) **in the table below**. Note that none of the MUXes should have more than four inputs to them. Describe your changes to datapath below. Note nlw takes 7 cycles to complete in the new datapath, and decoding is done the same way as lw instruction. (5 points)

| MUX name  | Modified (Yes/ No) | Connections added/removed |
|-----------|--------------------|---------------------------|
| MUX_addr  | •                  | \                         |
| MUX_dest  | 6                  | \                         |
| MUX_rdata | 8                  | \                         |
| MUX_alu1  | 800                |                           |
| MUX_alu2  | <b>b</b>           | \                         |

b) Write the control signals for all the cycles needed for the "nlw" instruction on the modified datapath after your connections have been added. (15 points) You can assume the following things:

- The top mux input is selected when all mux control bits are 0
- All connections added to any mux are added at the bottom of the mux
- The select bits for extended muxes may need to be increased from the original mux
- Mem (r/w): 0 for read, 1 for write
- ALU (op): 0 for add and 1 for nor

# Hint. If you've added more inputs to the MUX, make sure the number of control bits for the modified mux is correct

| PC<br>(en) | MUX<br>(addr) | MEM<br>(en) | MEM<br>(r/w) | IR (en) | MUX<br>(dest) | MUX<br>(rdata) | Reg<br>(write<br>en) | MUX<br>(alu1) | MUX<br>(alu2) | ALU<br>(op) |
|------------|---------------|-------------|--------------|---------|---------------|----------------|----------------------|---------------|---------------|-------------|
| 0          | 0             | 1           | 0            | 1       | Х             | Х              | 0                    | 0             | 01            | 0           |
| 1          | Х             | 0           | Х            | 0       | Х             | х              | 0                    | х             | XX            | Х           |
| 0          | Х             | 0           | Х            | 0       |               |                | a                    |               | 48            |             |
| 0          |               |             | 9            | 0       | Х             | Х              | 0                    | 4             | 40            | 0           |
| 0          | -             |             | W.           | 0       | Х             |                | 0                    | (1)           |               |             |
| 0          | Х             | 0           | X            | 0       |               |                |                      |               | •             | <b>P</b>    |
| 0          | Х             | 0           | X            | 0       | 0             |                |                      |               | 4             | •           |

For time in lab, boxes in blue have been filled in for you.